## Heterogeneous System Architecture

文 Language 

Heterogeneous System Architecture (HSA) is a cross-vendor set of specifications that allow for the integration of central processing units and graphics processors on the same bus, with shared memory and tasks.<sup>[1]</sup> The HSA is being developed by the HSA Foundation, which includes (among many others) AMD and ARM. The platform's stated aim is to reduce communication latency between CPUs, GPUs and other compute devices, and make these various devices more compatible from a programmer's perspective, [2]:3[3] relieving the programmer of the task of planning the moving of data between devices' disjoint memories (as must currently be done with OpenCL or CUDA).[4]

CUDA and OpenCL as well as most other fairly advanced programming languages can use HSA to increase their execution performance. [5] eneous computing is widely used in system-on-chip devices such as tablets, smartphones, other mobile devices, and video gar  $consoles.^{[6]} \, HSA \, allows \, programs \, to \, use \, the \, graphics \, processor \, for \, floating \, point \, calculations \, without \, separate \, memory \, or \, scheduling.^{[7]} \, declaration \, processor \, for \, floating \, point \, calculations \, without \, separate \, memory \, or \, scheduling.^{[7]} \, declaration \, processor \, for \, floating \, point \, calculations \, without \, separate \, memory \, or \, scheduling.^{[7]} \, declaration \, processor \, for \, floating \, point \, calculations \, without \, separate \, memory \, or \, scheduling.^{[7]} \, declaration \, processor \, for \, floating \, point \, calculations \, processor \, for \, floating \, point \, calculations \, processor \, for \, floating \, point \, calculations \, processor \, for \, floating \, processor \, fl$ 

Rationale

The rationale behind HSA is to ease the burden on programmers when offloading calculations to the GPU. Originally driven solely by AMD and called the FSA, the idea was extended to encompass processing units other than GPUs, such as other manufacturers' DSPs, as well.



GPU on a non-HSA system

Steps performed when offloading calculations to the Steps performed when offloading calculations to the GPU on a HSA system, using the HSA functionalit

Modern GPUs are very well suited to perform single instruction, multiple data (SIMD) and single instruction, multiple threads (SIMT), while modern CPUs are still being optimized for branching. etc.



This section needs additional citations for verification. (May 2014)

Originally introduced by embedded systems such as the Cell Broadband Engine, sharing system memory directly between multiple system actors makes heterogeneous computing more mainstream. Heterogeneous computing itself refers to systems that contain multiple processing units – central processing units (CPUs), graphics processing units (GPUs), digital signal processors (DSPs), or any type of application-specific integrated circuits (ASICs). The system architecture allows any accelerator, for instance a graphics proceed at the same processing level as the system's CPU.

Among its main features, HSA defines a unified virtual address space for compute devices: where GPUs traditionally have their own memory, separate from the main (CPU) memory, HSA requires these devices to share page tables so that devices can exchange data by sharing pointers. This is to be supported by custom memory management units. [2]:6-7 To render interoperability possible and also to ease various aspects of programming. HSA is intended to be ISA-agnostic for both CPUs and accelerators, and to support high-level programming languages.

So far, the HSA specifications cover:

#### **HSA Intermediate Laver**

HSAIL (Heterogeneous System Architecture Intermediate Language), a virtual instruction set for parallel programs

- similar [according to whom?] to LLVM Intermediate Representation and SPIR (used by OpenCL and Vulkan)
- · finalized to a specific instruction set by a JIT compile
- make late decisions on which core(s) should run a task
- supports exceptions, virtual functions and other high-level features

## HSA memory model

- compatible with C++11, OpenCL, Java and .NET memory models
- designed to support both managed languages (e.g. Java) and unmanaged languages (e.g.  $\hbox{\it C})$
- will make it much easier to develop 3rd-party compilers for a wide range of heterogeneous products programmed in Fortran, C++, C++ AMP, Java, et al.

#### HSA dispatcher and run-time

- designed to enable heterogeneous task queueing: a work queue per core, distribution of work into queues, load balancing by work stealing
- · any core can schedule work for any other, including itself
- significant reduction of overhead of scheduling work for a core

Mobile devices are one of the HSA's application areas, in which it yields improved power efficiency. [6]

#### **Block diagrams**

The illustrations below compare CPU-GPU coordination under HSA versus under traditional architectures



Standard architecture with a discrete GPU attached HSA brings unified virtual memory and facilitates to the PCI Express bus. Zero-copy between the GPU and CPU is not possible due to distinct

passing pointers over PCI Express instead of copying the entire data.





In partitioned main memory, one part of the system memory is exclusively allocated to the GPU. As a result, zero-copy operation is not possible.

Unified main memory, where GPU and CPU are HSA-enabled. This makes zero-copy operation possible. [8]



The CPU's MMU and the GPU's IOMMU must both comply with HSA hardware specifications.

### ${\color{gray} \smallfrown} \ Software \ support$

Some of the HSA-specific features implemented in the hardware need to be supported by the operating system kernel and specific device drivers. For example, support for AMD Radeon and AMD FirePro graphics cards, and APUs based on Graphics Core Next (GCN), was merged into version 3.19 of the Linux kernel mainline, released on 8 February 2015. [10] Programs do not interact directly with amdkr£d, but queue their jobs utilizing the HSA runtime. [11] This very first implementation, known as amdkr£d, focuses on "Kaveri" or "Berlin" APUs and works alongside the existing Radeon kernel graphics driver.

Additionally, amdkfd supports heterogeneous queuing (HQ), which aims to simplify the distribution of computational jobs among multiple CPUs and GPUs from the programmer's perspective. Support for heterogeneous memory management (HMM), suited only for graphics hardware featuring version 2 of the AMD's IOMMU, was accepted into the Linux kernel mainline version 4.14.<sup>[12]</sup>



AMD GPUs contain certain additional functional units intended to bused as part of HSA. In Linux, kernel driver amdkfd provides required support. [9][10]

Integrated support for HSA platforms has been announced for the "Sumatra" release of OpenJDK, due in 2015.[13]

AMD APP SDK is AMD's proprietary software development kit targeting parallel computing, available for Microsoft Windows and Linux. Bolt is a C++ template library optimized for heterogeneous computing. [14]

GPUOpen comprehends a couple of other software tools related to HSA. CodeXL version 2.0 includes an HSA profiler. [15]

#### ^ Hardware support

\_\_\_\_

AMD

As of February 2015, only AMD's "Kaveri" A-series APUs (cf. "Kaveri" desktop processors and "Kaveri" mobile processors) and Sony's PlayStation 4 allowed the integrated GPU to access memory via version 2 of the AMD's IOMMU. Earlier APUs (Trinity and Richland) included the version 2 IOMMU functionality, but only for use by an external GPU connected via PCI Express. [citation needed]

Post-2015 Carrizo and Bristol Ridge APUs also include the version 2 IOMMU functionality for the integrated GPU. [citation needed]

The following table shows features of AMD's APUs (see also: List of AMD accelerated processing units).

#### [VisualEditor][view talk edit ]

| Platform                                                                                                    |          |                        |          |          |          |                      | High, st                        | andard and                           | low power                |                        |                       |                               |                         |                    |                   | Low and u                                              | iltra-low po | ower              |        |  |
|-------------------------------------------------------------------------------------------------------------|----------|------------------------|----------|----------|----------|----------------------|---------------------------------|--------------------------------------|--------------------------|------------------------|-----------------------|-------------------------------|-------------------------|--------------------|-------------------|--------------------------------------------------------|--------------|-------------------|--------|--|
|                                                                                                             |          | Basic                  |          | Toronto  |          |                      |                                 |                                      |                          |                        |                       |                               |                         |                    |                   |                                                        |              |                   |        |  |
| Codename                                                                                                    | Server   | Micro                  |          |          |          |                      |                                 |                                      |                          |                        |                       |                               |                         |                    | Kyoto             |                                                        |              |                   |        |  |
|                                                                                                             |          | Performance            |          |          |          |                      |                                 |                                      |                          |                        |                       |                               |                         |                    |                   |                                                        |              |                   |        |  |
|                                                                                                             | Desktop  | Mainstream             |          |          |          | l Kaveri             | Kaveri                          |                                      |                          | D                      |                       | Renoir                        | Cezanne                 |                    |                   | 1                                                      | 1            | 1                 |        |  |
|                                                                                                             |          | Entry                  | Llano    | Trinity  | Richland |                      | Refresh<br>(Godavari)           | Carrizo                              | Bristol Ridge            | Raven<br>Ridge         | Picasso               |                               |                         |                    |                   |                                                        |              |                   |        |  |
|                                                                                                             |          | Basic                  |          |          |          |                      | (=====,                         |                                      |                          |                        |                       |                               |                         |                    | Kabini            |                                                        |              |                   |        |  |
|                                                                                                             |          | Performance            |          |          |          |                      |                                 |                                      |                          |                        |                       |                               |                         |                    | rabiii            |                                                        |              |                   |        |  |
|                                                                                                             | Mobile   | Mainstream             |          |          |          | Kaveri               |                                 | Carrizo                              | Bristol Ridge            | Raven                  | Picasso               |                               | Cezanne                 |                    |                   |                                                        |              |                   |        |  |
|                                                                                                             |          | Entry                  | Llano    | Trinity  | Richland |                      |                                 |                                      |                          | Ridge                  | 1 100000              |                               |                         |                    |                   |                                                        |              |                   |        |  |
|                                                                                                             |          | ,                      |          |          |          |                      |                                 |                                      |                          |                        |                       |                               |                         | Desna,             |                   |                                                        |              |                   |        |  |
|                                                                                                             |          | Basic                  |          |          |          |                      |                                 |                                      |                          |                        |                       |                               |                         | Ontario,<br>Zacate | Kabini,<br>Temash | Beema,<br>Mullins                                      | Carrizo-L    | Stoney            | Dali   |  |
|                                                                                                             | Embedded |                        |          | Trinity  |          | Bald<br>Eagle        |                                 | Merlin<br>Falcon,<br>Brown<br>Falcon |                          | Great<br>Horned<br>Owl |                       | Grey<br>Hawk                  |                         | Ontario,<br>Zacate | Kabini            | Steppe<br>Eagle,<br>Crowned<br>Eagle,<br>LX-<br>Family |              | Prairie<br>Falcon | Bande  |  |
| Released                                                                                                    |          |                        | Aug 2011 | Oct 2012 | Jun 2013 | Jan<br>2014          | 2015                            | Jun 2015                             | Jun 2016                 | Oct<br>2017            | Jan<br>2019           | Mar<br>2020                   | Jan 2021                | Jan 2011           | May<br>2013       | Apr 2014                                               | May 2015     | Feb 2016          | Apr 20 |  |
| CPU microarchitecture                                                                                       |          |                        | K10      | Pile     | edriver  | Ste                  | amroller                        | Excavator                            | "Excavator+"[16]         | Zen                    | Zen+                  | Zen 2                         | Zen 3                   | Bobcat             | Jaguar            | Puma                                                   | Puma+[17]    | "Excavator+"      | Zen    |  |
| ISA                                                                                                         |          |                        | x86-64   |          |          |                      |                                 |                                      |                          |                        |                       | x86-64                        |                         |                    |                   |                                                        |              |                   |        |  |
|                                                                                                             |          | High-end               |          |          |          |                      |                                 | N/A                                  |                          |                        |                       |                               |                         |                    |                   |                                                        |              |                   |        |  |
|                                                                                                             | Desktop  | Mainstream             |          |          | N/A      |                      |                                 |                                      | AM4                      |                        |                       |                               | N/A                     |                    |                   |                                                        |              |                   |        |  |
| Socket                                                                                                      |          | Entry                  | FM1 FM2  |          |          | FM2+[a]              |                                 |                                      | N/A                      |                        |                       |                               |                         |                    |                   |                                                        |              |                   |        |  |
|                                                                                                             |          | Basic                  |          |          |          |                      |                                 | N/A                                  |                          |                        |                       |                               |                         | N/A                | AM1               |                                                        |              | N/A               |        |  |
|                                                                                                             | Other    |                        | FS1      | FS1      | 1+, FP2  |                      | FP3                             |                                      | FP4                      | F                      | P5                    | - 1                           | FP6                     | FT1                | FT3               | FI                                                     | ГЗЬ          | FP4               | FP5    |  |
| PCI Express version                                                                                         |          |                        | 2.0      |          |          | 3.0                  |                                 |                                      |                          |                        |                       |                               | 2.0                     |                    |                   |                                                        | 3.0          |                   |        |  |
| Fab. (nm)                                                                                                   |          | GF 32SHP<br>(HKMG SOI) |          |          |          | F 28SHP<br>KMG bulk) | GF<br>14LPP<br>(FinFET<br>bulk) | GF<br>12LP<br>(FinFET<br>bulk)       | TSMC N7<br>(FinFET bulk) |                        | TSMC<br>N40<br>(bulk) | TSMC<br>N28<br>(HKMG<br>bulk) | GF 28SHP<br>(HKMG bulk) |                    |                   | GF<br>14LPI<br>(FinFE<br>bulk)                         |              |                   |        |  |
| Die area (mm²)                                                                                              |          | 228                    |          | 246      |          | 245                  | 245                             | 250                                  | 210 <sup>[18]</sup>      |                        | 156                   | 180                           | 75 (+ 28<br>FCH)        | 1                  | 07                | ?                                                      | 125          | 149               |        |  |
| Min TDP (W)                                                                                                 |          | 35                     |          |          | 17       |                      |                                 | 12                                   |                          |                        |                       | 10                            | 4.5                     | 4                  | 3.95              | 10                                                     | 6            |                   |        |  |
| Max APU TDP (W)                                                                                             |          |                        | 100      |          |          | 95                   |                                 |                                      | 65                       |                        |                       |                               | 18                      |                    |                   | 25                                                     |              |                   |        |  |
| Max stock APU base clock (GHz)                                                                              |          | 3                      | 3.8      | 4.1      |          | 4.1                  | 3.7                             | 3.8                                  | 3.6                      | 3.7                    | 3.8                   | 4.0                           | 1.75                    | 2.2                | 2                 | 2.2                                                    | 3.2          | 3.3               |        |  |
| lax APUs                                                                                                    | per node | 0]                     |          |          |          |                      |                                 | 1                                    |                          |                        |                       |                               |                         |                    |                   |                                                        | 1            |                   |        |  |
| Max CPU <sup>[c]</sup> cores per APU                                                                        |          | APU                    |          |          |          |                      | 4                               |                                      |                          |                        |                       |                               | 8                       | 2                  | 2 4 2             |                                                        |              |                   |        |  |
| Max threads per CPU core                                                                                    |          |                        |          |          |          |                      | 1                               |                                      |                          |                        |                       | 2                             |                         | 1 2                |                   |                                                        |              |                   |        |  |
| i386, i486, i586, CMOV, NOPL,<br>i686, PAE, NX bit, CMPXCHG16B,<br>AMD-V, RVI, ABM, and 64-bit<br>LAHF/SAHF |          |                        |          |          |          |                      |                                 |                                      |                          |                        |                       |                               |                         |                    |                   |                                                        |              |                   |        |  |

| IOMMU <sup>[d]</sup>                                        | N/A                   |                  |             |                                           |         |                 |                             |                                                |           |                        |                |            |            |                         |                  |
|-------------------------------------------------------------|-----------------------|------------------|-------------|-------------------------------------------|---------|-----------------|-----------------------------|------------------------------------------------|-----------|------------------------|----------------|------------|------------|-------------------------|------------------|
| BMI1, AES-NI, CLMUL, and F16C                               |                       |                  |             |                                           |         |                 |                             |                                                |           |                        |                |            |            |                         |                  |
| MOVBE                                                       |                       |                  |             |                                           |         |                 | N/A                         |                                                |           |                        |                |            |            |                         |                  |
| AVIC, BMI2 and RDRAND                                       |                       | N/A              |             |                                           |         |                 |                             |                                                | N         | /A                     |                |            |            |                         |                  |
| ADX, SHA, RDSEED, SMAP,                                     |                       |                  |             |                                           |         |                 |                             |                                                |           |                        |                |            |            |                         |                  |
| SMEP, XSAVEC, XSAVES,<br>XRSTORS, CLFLUSHOPT, and<br>CLZERO | N/A                   |                  |             |                                           |         |                 |                             |                                                |           | N/A                    |                |            |            |                         |                  |
| WBNOINVD, CLWB, RDPID, RDPRU, and MCOMMIT                   |                       |                  | N/A         |                                           |         |                 |                             |                                                | N/A       |                        |                |            |            |                         |                  |
| FPUs per core                                               | 1                     |                  |             | 1                                         |         |                 | 1 0.5                       |                                                |           |                        |                |            |            |                         |                  |
| Pipes per FPU                                               |                       |                  |             |                                           |         |                 |                             |                                                | 2         |                        |                |            |            |                         |                  |
| FPU pipe width                                              |                       |                  | 128-        |                                           |         | 25              | 66-bit                      | 80-bit                                         | 128-bit   |                        |                |            |            |                         |                  |
| CPU instruction set SIMD level                              | SSE4a <sup>[e]</sup>  |                  |             | AVX2                                      |         |                 |                             | SSSE3                                          | 3 AVX     |                        |                | AVX2       |            |                         |                  |
| 3DNow!                                                      |                       |                  |             |                                           |         |                 |                             |                                                |           |                        |                |            |            |                         |                  |
| FMA4, LWP, TBM, and XOP                                     | N/A                   |                  |             | N/A                                       |         |                 | N/A                         |                                                |           |                        |                | N/A        |            |                         |                  |
| FMA3                                                        |                       |                  |             |                                           |         |                 |                             |                                                |           |                        |                |            | 32         |                         |                  |
| L1 data cache per core (KiB)                                | 64                    |                  | 16          | 32                                        |         |                 |                             |                                                |           |                        |                |            |            |                         |                  |
| L1 data cache associativity (ways)                          | 2                     |                  | 4           |                                           | 8       |                 |                             |                                                | 8         |                        |                |            |            |                         |                  |
| L1 instruction caches per core                              | 1                     | 1 0.5            |             |                                           | 1       |                 |                             |                                                |           |                        | 1              |            | 1          |                         |                  |
| Max APU total L1 instruction                                |                       |                  | 0.0         |                                           |         |                 |                             |                                                |           |                        |                | 1          |            | 0.5                     |                  |
| cache (KiB)                                                 | 256                   | 128              |             | 192                                       |         | 256             |                             | 512                                            |           | 64                     |                | 128        |            | 96                      | 128              |
| L1 instruction cache associativity (ways)                   |                       | 2                | :           |                                           | 3       |                 | ı                           | 8                                              | 16        |                        |                | 2          |            | 3                       | 4                |
| L2 caches per core                                          | 1                     |                  | 0.5         |                                           |         |                 |                             | 1                                              |           |                        |                | 1          |            | 0.5                     | 1                |
| Max APU total L2 cache (MiB)                                | 4                     |                  | 2           |                                           |         |                 |                             |                                                | 4         | 1                      | 2              |            | 1          | -                       |                  |
| L2 cache associativity (ways)                               |                       | 8                |             |                                           |         |                 |                             |                                                | 8         |                        |                |            |            |                         |                  |
| APU total L3 cache (MiB)                                    |                       |                  |             | 4                                         |         | 8               | 16                          |                                                |           |                        |                |            |            |                         |                  |
| APU L3 cache associativity                                  |                       |                  | 1           | 6                                         |         |                 |                             |                                                | 16        |                        |                |            |            |                         |                  |
| (ways)                                                      | No. 20                |                  |             |                                           |         |                 |                             |                                                |           |                        |                |            |            |                         |                  |
| L3 cache scheme                                             | Victim N/A            |                  |             |                                           |         |                 | Vic                         | tim                                            |           |                        |                |            |            |                         | Victim           |
| Max stock DRAM support                                      | DDR3-1                | 866              | DDR3-2133   | DDR3-<br>2133,<br>DDR4-<br>2400 DDR4-2400 |         | DDR4            | -2933                       | DDR4-3200,<br>LPDDR4-4266                      |           | DDR3L-<br>1333         | DDR3L-<br>1600 | DDR3L-1866 |            | DDR3-1866,<br>DDR4-2400 | DDR4-<br>2400    |
| Max DRAM channels per APU                                   |                       |                  |             | 2                                         |         |                 |                             |                                                |           |                        | 1              |            |            | 2                       |                  |
| Max stock DRAM bandwidth                                    | 29.86                 | 66               | 34.132      | 34.132 38.400                             |         |                 | 6.932 68.256 ?              |                                                | 10.666    | 12.800 14.933          |                | 19.200     | 38.400     |                         |                  |
| (GB/s) per APU                                              | TeraScale TeraScale 3 |                  |             |                                           |         |                 |                             | TorreCords                                     | ieraScale |                        |                | GCN 3rd    | GCN 5th    |                         |                  |
| GPU microarchitecture                                       | 2 (VLIW5)             | (VLIW4)          | GCN 2nd gen | GCN 2nd gen GCN 3rd gen                   |         |                 | GCN 5th gen <sup>[19]</sup> |                                                |           | 2 (VLIW5)<br>TeraScale | 5) GCN 2nd gen |            |            | gen <sup>[19]</sup>     | gen              |
| GPU instruction set                                         | TeraScal              | e instruction se | t           | GCN instruction                           |         |                 |                             |                                                |           |                        | GCN instru     |            | CN instruc |                         |                  |
| Max stock GPU base clock (MHz)                              | 600                   | 800 844          | _           |                                           | 1108    | 1250            | 1400                        | 2100                                           | 2100      | 538                    | 600            | ?          | 847        | 900                     | 1200             |
| Max stock GPU base GFLOPS[f]                                | 480                   | 614.4 648        | 1 886.7     |                                           | 1134.5  | 1760            | 1971.2                      | 2150.4                                         | ?         | 86                     | ?              | ?          | ?          | 345.6                   | 460.8            |
| 3D engine <sup>[g]</sup>                                    | Up to<br>400:20:8     | Up to 384:24     | 6 Up        | Up to 512:32:8                            |         |                 |                             | Up to 704:44:16 <sup>[20]</sup> Up to 512:32:8 |           |                        | 128:8:4        |            |            | Up to<br>192:?:?        | Up to<br>192:?:? |
|                                                             | I IC                  | DMMUv1           |             |                                           | IOMMUv2 | 2               |                             |                                                |           | 10                     | OMMUv1         | LIVD       |            | ?                       | IOMMUv2          |
| Video decoder                                               | ι                     | JVD 3.0          | UVD 4.2     | U                                         | JVD 6.0 | VCN             | 1 n[21]                     | VCN                                            | VCN       | UVD 3.0                | 4.0            | UVD 4.2    | UVD 6.0    | UVD 6.3                 | VCN 1.0          |
| Video encoder                                               | N/A                   | VCE 1.0          | VCE 2.0     | ١                                         | /CE 3.1 |                 |                             | 2.1[22]                                        | 2.2[22]   | N/A                    |                | E 2.0      | V          | DE 3.1                  | 1                |
| AMD Fluid Motion                                            |                       |                  |             |                                           |         |                 |                             |                                                |           |                        |                |            |            |                         |                  |
| GPU power saving                                            | PowerPlay             |                  | _           |                                           |         |                 | PowerPlay                   | PowerTune <sup>[23]</sup>                      |           |                        |                |            |            |                         |                  |
| TrueAudio                                                   |                       |                  |             |                                           |         |                 |                             |                                                |           |                        |                |            |            |                         |                  |
| FreeSync                                                    |                       | N/A              |             | 1<br>2                                    |         |                 |                             |                                                |           |                        | 1<br>2         |            |            |                         |                  |
| HDCP <sup>[h]</sup>                                         |                       | ?                |             | 1.4                                       |         |                 | 1.4<br>2.2                  |                                                |           | ?                      | 1.4            |            |            |                         | 1.4              |
| PlayReady <sup>[h]</sup>                                    |                       |                  | N/A         | N/A                                       |         |                 | 3.0 not yet                 |                                                |           |                        | N/A            |            |            |                         |                  |
| Supported displays <sup>[i]</sup>                           | 2–3                   |                  | 2–4         | 4 3                                       |         | 3 (des<br>4 (mo | obile,                      |                                                | 4         | 2                      |                |            |            | 3                       | 4                |
| /drm/radeon [J][26][27]                                     |                       |                  |             |                                           |         | N               | N/A                         |                                                |           |                        |                |            |            | A                       |                  |
| /drm/amdgpu [i][28]                                         |                       | N/A              | [29]        |                                           |         |                 |                             |                                                |           | N/A                    |                | [29]       |            |                         |                  |

- a. ^ For FM2+ Excavator models: A8-7680, A6-7480 & Athlon X4 845.
- b. A PC would be one node.
- c. ^ An APU combines a CPU and a GPU. Both have cores
- d. A Requires firmware support.
- e. ^ No SSE4. No SSSE3.
- f. ^ Single-precision performance is calculated from the base (or boost) core clock speed based on a FMA operation.
- g. A Unified shaders : texture mapping units : render output units
- h. ^ a b To play protected video content, it also requires card, operating system, driver, and application support. A compatible HDCP display is also needed for this. HDCP is mandatory for the output of certain audio formats, placing additional constraints on the multimedia setup.
- i. ^ To feed more than two displays, the additional panels must have native DisplayPort support. [25] Alternatively active DisplayPort-to-DVI/HDMI/VGA adapters can be employed.
- j. ^ a b DRM (Direct Rendering Manager) is a component of the Linux kernel. Support in this table refers to the most current version.

ARM's Bifrost microarchitecture, as implemented in the Mali-G71, [30] is fully compliant with the HSA 1.1 hardware specifications. As of June 2016, ARM has not announced software support that would use this hardware feature.

∧ See also

- General-purpose computing on graphics processing units (GPGPU)
- Non-Uniform Memory Access (NUMA)

^ References

# 1. ^ Tarun Iyer (30 April 2013). "AMD Unveils its Heterogeneous Uniform

- Memory Access (hUMA) Technology" [2. Tom's Hardware. 2. ^ a b George Kyriazis (30 August 2012). Heterogeneous System
- Architecture: A Technical Review (PDF) (Report), AMD, Archived from the original © (PDF) on 28 March 2014. Retrieved 26 May 2014. 3. A "What is Heterogeneous System Architecture (HSA)?" [2, AMD. Archived from the original ♂ on 21 June 2014. Retrieved 23 May 2014.
- 4. ^ Joel Hruska (26 August 2013). "Setting HSAIL: AMD explains the future of CPU/GPU cooperation" . ExtremeTech. Ziff Davis
- 5. ^ Linaro. "LCE13: Heterogeneous System Architecture (HSA) on ARM" . slideshare.net.
- 6. ^ a b "Heterogeneous System Architecture: Purpose and Outlook" [2] gpuscience.com. 9 November 2012. Archived from the original [2] on 1 February 2014. Retrieved 24 May 2014.

- . A "Heterogeneous system architecture: Multicore image processing using a mix of CPU and GPU elements" [2. Embedded Computing Design. Retrieved 23 May 2014.
- 8. A "Kaveri microarchitecture" [2]. SemiAccurate. 15 January 2014.
- 9. \* Michael Larabel (21 July 2014). "AMDKFD Driver Still Evolving For Open-Source HSA On Linux" [2, Phoronix. Retrieved 21 January 2015.
- 10. ^ a b "Linux kernel 3.19, Section 1.3. HSA driver for AMD GPU devices" [2. kernelnewbies.org. 8 February 2015. Retrieved 12 February 2015.
- A "HSA-Runtime-Reference-Source/README.md at master" ...
   *github.com.* 14 November 2014. Retrieved 12 February 2015.
- 12. A "Linux Kernel 4.14 Announced with Secure Memory Encryption and More" [2. 13 November 2017.
- 13. ^ Alex Woodie (26 August 2013). "HSA Foundation Aims to Boost
- 14. ^ "Bolt on github" [2.
- 15. A AMD GPUOpen (19 April 2016). "CodeXL 2.0 includes HSA
- 16. A "AMD Announces the 7th Generation APU: Excavator mk2 in Bristol Ridge and Stoney Ridge for Notebooks" (2. 31 May 2016. Retrieved 3 January 2020.
- 17. A "AMD Mobile "Carrizo" Family of APUs Designed to Deliver Significant Leap in Performance, Energy Efficiency in 2015" [2] (Press release). 20 November 2014. Retrieved 16 February 2015.
- 18. A "The Mobile CPU Comparison Guide Rev. 13.0 Page 5 : AMD Mobile CPU Full List" 2; TechARP.com. Retrieved 13 December 2017.
- 19. ^ a b \*AMD VEGA10 and VEGA11 GPUs spotted in OpenCL driver\* [2. VideoCardz.com. Retrieved 6 June 2017.

- ^ Cutress, Ian (1 February 2018). "Zen Cores and Vega: Ryzen APUs for AM4 – AMD Tech Day at CES: 2018 Roadmap Revealed, with Ryzen APUs, Zen+ on 12nm, Vega on 7nm" [2. Anandtech. Retrieved 7 February 2018.
- A Larabel, Michael (17 November 2017). "Radeon VCN Encode Support Lands in Mesa 17.4 Git" P. Phoronix. Retrieved 20 November 2017.
- 22. ^ a b "AMD Ryzen 5000G 'Cezanne' APU Gets First High-Res Die Shots, 10.7 Billion Transistors In A 180mm2 Package" 2. wccftech. 12 August 2021. Retrieved 25 August 2021.
- A Tony Chen; Jason Greaves, "AMD's Graphics Core Next (GCN)
   Architecture" o (PDF), AMD, retrieved 13 August 2016
- 24. A "A technical look at AMD's Kaveri architecture" [2]. Semi Accurate. Retrieved 6 July 2014.
- 25. A "How do I connect three or More Monitors to an AMD Radeon™ HD 5000, HD 6000, and HD 7000 Series Graphics Card?" △ AMD.
- Retrieved 8 December 2014.

  26. \* Airlie, David (26 November 2009). "DisplayPort supported by KMS driver mainlined into Linux kernel 2.6.33"[2. Retrieved 16 January 2016.
- 27. A "Radeon feature matrix" 

  ☐. freedesktop.org. Retrieved 10 January 2016.
- 28. ^ Deucher, Alexander (16 September 2015). "XDC2015: AMDGPU" o (PDF). Retrieved 16 January 2016.
- 29. <sup>A a b</sup> Michel Danzer (17 November 2016). "[ANNOUNCE] xf86-video-amdgpu 1.2.0" [2. lists.x.org.
- 30. A "ARM Bifrost GPU Architecture" [2]. 30 May 2016.

## ^ External links

Wikimedia Commons has media related to Heterogeneous System Architecture.

- HSA Heterogeneous System Architecture Overview on YouTube by Vinod Tipparaju at SC13 in November 2013
- HSA and the software ecosystem b
- 2012 HSA by Michael Houston D

Last edited 5 months ago by Black Walnut

#### Wikipedia

Content is available under CC BY-SA 3.0 ₺ unless otherwise noted.

Terms of Use • Privacy policy • Desktop